数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

74LV107 数据表 (PDF) - NXP Semiconductors

74LV107 Datasheet PDF - NXP Semiconductors
部件名 74LV107
下载  74LV107 下载

文件大小   121.49 Kbytes
  12 Pages
制造商  PHILIPS [NXP Semiconductors]
网页  http://www.nxp.com
标志 PHILIPS - NXP Semiconductors
功能描述 Dual JK flip-flop with reset; negative-edge trigger

74LV107 Datasheet (PDF)

Go To PDF Page 下载 数据表
74LV107 Datasheet PDF - NXP Semiconductors

部件名 74LV107
下载  74LV107 Click to download

文件大小   121.49 Kbytes
  12 Pages
制造商  PHILIPS [NXP Semiconductors]
网页  http://www.nxp.com
标志 PHILIPS - NXP Semiconductors
功能描述 Dual JK flip-flop with reset; negative-edge trigger

74LV107 数据表 (HTML) - NXP Semiconductors

Back Button 74LV107 Datasheet HTML 1Page - NXP Semiconductors 74LV107 Datasheet HTML 2Page - NXP Semiconductors 74LV107 Datasheet HTML 3Page - NXP Semiconductors 74LV107 Datasheet HTML 4Page - NXP Semiconductors 74LV107 Datasheet HTML 5Page - NXP Semiconductors 74LV107 Datasheet HTML 6Page - NXP Semiconductors 74LV107 Datasheet HTML 7Page - NXP Semiconductors 74LV107 Datasheet HTML 8Page - NXP Semiconductors 74LV107 Datasheet HTML 9Page - NXP Semiconductors 74LV107 Datasheet HTML 10Page - NXP Semiconductors Next Button 

74LV107 产品详情

DESCRIPTION

The 74LV107 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT107.

The 74LV107 is a dual negative-edge triggered JK-type flip-flop featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset (nR) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.



FEATURES

• Wide operating: 1.0 to 5.5 V

• Optimized for low voltage applications: 1.0 to 3.6 V

• Accepts TTL input levels between VCC = 2.7 V and VCC = 3.6 V

• Typical VOLP (output ground bounce) < 0.8 V at VCC = 3.3 V, Tamb = 25°C

• Typical VOHV (output VOH undershoot) > 2 V at VCC = 3.3 V, Tamb = 25°C

• Output capability: standard

• ICC category: flip-flops



 




类似零件编号 - 74LV107

制造商部件名数据表功能描述
logo
NXP Semiconductors
74LV10 PHILIPS-74LV10 Datasheet
113Kb / 10P
   Triple 3-input NAND gate
1998 Apr 20
74LV109 PHILIPS-74LV109 Datasheet
124Kb / 12P
   Dual JK flip-flop with set and reset; positive-edge trigger
1998 Apr 20
74LV109D PHILIPS-74LV109D Datasheet
124Kb / 12P
   Dual JK flip-flop with set and reset; positive-edge trigger
1998 Apr 20
74LV109DB PHILIPS-74LV109DB Datasheet
124Kb / 12P
   Dual JK flip-flop with set and reset; positive-edge trigger
1998 Apr 20
74LV109N PHILIPS-74LV109N Datasheet
124Kb / 12P
   Dual JK flip-flop with set and reset; positive-edge trigger
1998 Apr 20
More results


类似说明 - 74LV107

制造商部件名数据表功能描述
logo
Nexperia B.V. All right...
74HCT107-Q100 NEXPERIA-74HCT107-Q100 Datasheet
259Kb / 15P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 3 - 7 July 2021
logo
NXP Semiconductors
74HC73 NXP-74HC73 Datasheet
457Kb / 16P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 04-19 March 2008
74HC73 PHILIPS-74HC73 Datasheet
52Kb / 7P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 03-12 November 2004
logo
Nexperia B.V. All right...
74HC73-Q100 NEXPERIA-74HC73-Q100 Datasheet
221Kb / 12P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 1 - 4 December 2020
74HC73 NEXPERIA-74HC73 Datasheet
245Kb / 13P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 7 - 13 September 2021
74HCT107 NEXPERIA-74HCT107 Datasheet
259Kb / 15P
   Dual JK flip-flop with reset; negative-edge trigger
Rev. 6 - 7 July 2021
logo
NXP Semiconductors
74HC107 PHILIPS-74HC107 Datasheet
53Kb / 7P
   Dual JK flip-flop with reset; negative-edge trigger
December 1990
logo
Nexperia B.V. All right...
74HC107-Q100 NEXPERIA-74HC107-Q100 Datasheet
747Kb / 17P
   Dual JK flip-flop with reset; negative-edge trigger
74HCT112 NEXPERIA-74HCT112 Datasheet
267Kb / 16P
   Dual JK flip-flop with set and reset; negative-edge trigger
Rev. 4 - 11 January 2021
logo
NXP Semiconductors
74HC112 PHILIPS-74HC112 Datasheet
106Kb / 15P
   Dual JK flip-flop with set and reset; negative-edge trigger
1998 Jun 10
More results




关于 NXP Semiconductors


NXP半导体是一家公开交易的跨国公司,设计,开发和制造各种半导体和集成电路,用于各种应用,包括汽车,工业,通信和消费市场。
该公司成立于2006年,总部位于荷兰的埃因霍温。
NXP提供了广泛的产品组合,包括微控制器,微处理器,安全身份验证IC,电源管理ICS,RF和微波炉组件以及传感器解决方案等。
该公司的产品旨在具有节能,安全和可靠,并用于各种应用中,包括汽车系统,工业自动化和控制,智能家居和建筑物以及连接的设备。
NXP致力于创新和客户满意度,并致力于为客户提供最佳的半导体解决方案,以满足他们的需求。

*此信息仅供一般参考,对于因上述信息造成的任何损失或损害,我们概不负责。




链接网址



隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com