数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

CD4095BMS 数据表 (PDF) - Intersil Corporation

CD4095BMS Datasheet PDF - Intersil Corporation
部件名 CD4095BMS
下载  CD4095BMS 下载

文件大小   101.12 Kbytes
  10 Pages
制造商  INTERSIL [Intersil Corporation]
网页  http://www.intersil.com/cda/home
标志 INTERSIL - Intersil Corporation
功能描述 CMOS Gated J-K Master-Slave Flip-Flops

CD4095BMS Datasheet (PDF)

Go To PDF Page 下载 数据表
CD4095BMS Datasheet PDF - Intersil Corporation

部件名 CD4095BMS
下载  CD4095BMS Click to download

文件大小   101.12 Kbytes
  10 Pages
制造商  INTERSIL [Intersil Corporation]
网页  http://www.intersil.com/cda/home
标志 INTERSIL - Intersil Corporation
功能描述 CMOS Gated J-K Master-Slave Flip-Flops

CD4095BMS 数据表 (HTML) - Intersil Corporation

CD4095BMS Datasheet HTML 1Page - Intersil Corporation CD4095BMS Datasheet HTML 2Page - Intersil Corporation CD4095BMS Datasheet HTML 3Page - Intersil Corporation CD4095BMS Datasheet HTML 4Page - Intersil Corporation CD4095BMS Datasheet HTML 5Page - Intersil Corporation CD4095BMS Datasheet HTML 6Page - Intersil Corporation CD4095BMS Datasheet HTML 7Page - Intersil Corporation CD4095BMS Datasheet HTML 8Page - Intersil Corporation CD4095BMS Datasheet HTML 9Page - Intersil Corporation CD4095BMS Datasheet HTML 10Page - Intersil Corporation

CD4095BMS 产品详情

Description
CD4095BMS and CD4096BMS are J-K Master-Slave FlipFlops featuring separate AND gating of multiple J and K inputs. The gated J-K inputs control transfer of information into the master section during clocked operation. Information on the J-K inputs is transferred to the Q and Q outputs on the positive edge of the clock pulse. SET and RESET inputs (active high) are provided for asynchronous operation.

Features
• Set-Reset Capability
• High Voltage Types (20V Rating)
• CD4095BMS Non-Inverting J and K Inputs
• CD4096BMS Inverting and Non-Inverting J and K Inputs
• 16MHz Toggle Rate (Typ.) at VDD - VSS = 10V
• Gated Inputs
• 100% Tested for Quiescent Current at 20V
• 5V, 10V and 15V Parametric Ratings
• Standardized Symmetrical Output Characteristics
• Maximum Input Current of 1µA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC
• Noise Margin (Over Full Package/Temperature Range)
    - 1V at VDD = 5V
    - 2V at VDD = 10V
    - 2.5V at VDD = 15V
• Meets all requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of ‘B’ Series CMOS Devices”

Applications
• Registers
• Counters
• Control Circuits




类似零件编号 - CD4095BMS

制造商部件名数据表功能描述
logo
Texas Instruments
CD4093 TI-CD4093 Datasheet
574Kb / 12P
[Old version datasheet]   CMOS QUAD 2-INPUT NAND SCHMITT TRIGGERS
logo
Fairchild Semiconductor
CD4093 FAIRCHILD-CD4093 Datasheet
89Kb / 8P
   Quad 2-Input NAND Schmitt Trigger
logo
Texas Instruments
CD4093B TI-CD4093B Datasheet
574Kb / 12P
[Old version datasheet]   CMOS QUAD 2-INPUT NAND SCHMITT TRIGGERS
CD4093B TI1-CD4093B Datasheet
978Kb / 17P
[Old version datasheet]   CMOS Quad 2-Input NAND Schmitt Triggers
logo
Silicon Supplies
CD4093B SS-CD4093B Datasheet
693Kb / 6P
   CMOS High Voltage Logic
More results


类似说明 - CD4095BMS

制造商部件名数据表功能描述
logo
Micro Electronics
MMC4095 MICRO-ELECTRONICS-MMC4095 Datasheet
153Kb / 5P
   GATED J-K MASTER SLAVE FLIP FLOPS
logo
STMicroelectronics
HCC4095B STMICROELECTRONICS-HCC4095B Datasheet
295Kb / 13P
   GATE J-K MASTER-SLAVE FLIP-FLOPS
logo
Texas Instruments
SN54110 TI-SN54110 Datasheet
169Kb / 3P
[Old version datasheet]   AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH DATA LOCKOUT
SN5472 TI-SN5472 Datasheet
124Kb / 4P
[Old version datasheet]   AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR
SN5472 TI1-SN5472_14 Datasheet
326Kb / 9P
[Old version datasheet]   AND-GATED J-K MASTER-SLAVE FLIP-FLOPS WITH PRESET AND CLEAR
logo
IK Semicon Co., Ltd
IN7472 IKSEMICON-IN7472 Datasheet
244Kb / 5P
   AND-Gated J-K Master-Slave Flip- Flops with Reset and Clear
logo
Integral Corp.
IN7472 INTEGRAL-IN7472 Datasheet
242Kb / 5P
   AND-Gated J-K Master-Slave Flip-Flops with Reset and Clear
logo
KODENSHI_AUK CORP.
KK7472 KODENSHI-KK7472 Datasheet
259Kb / 5P
   AND-Gated J-K Master-Slave Flip- Flops with Reset and Clear
logo
Texas Instruments
CD4027B TI1-CD4027B_15 Datasheet
1Mb / 27P
[Old version datasheet]   CMOS Dual J-K Master-Slave Flip-Flop
CD4027B TI-CD4027B_07 Datasheet
676Kb / 14P
[Old version datasheet]   CMOS Dual J-K Master-Slave Flip-Flop
More results




关于 Intersil Corporation


Intersil Corporation是一家美国半导体公司,专门从事高性能模拟和混合信号综合电路的设计和制造。
该公司成立于1967年,以其电力管理,数据转换和射频(RF)技术方面的专业知识而闻名。
Intersil的产品用于广泛的应用,例如消费电子,工业,电信以及航空航天和防御。
2016年,Intersil被日本半导体公司Renesas Electronics Corporation收购。
作为Renesas产品组合的一部分,Intersil品牌和技术继续被开发和出售。

*此信息仅供一般参考,对于因上述信息造成的任何损失或损害,我们概不负责。




链接网址



隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com