数据搜索系统,热门电子元器件搜索 |
|
TSL208R 数据表(PDF) 3 Page - ams AG |
|
|
TSL208R 数据表(HTML) 3 Page - ams AG |
3 / 11 page TSL208R 512 y 1 LINEAR SENSOR ARRAY TAOS031G − AUGUST 2011 2 r r Copyright E 2011, TAOS Inc. The LUMENOLOGY r Company www.taosinc.com Terminal Functions TERMINAL I/O DESCRIPTION NAME NO. I/O DESCRIPTION AO 4 O Analog output. CLK 3 I Clock. The clock controls the charge transfer, pixel output and reset. GND 5 I Ground (substrate). All voltages are referenced to the substrate. SI 2 I Serial input. SI defines the start of the data out sequence. SO 6 O Serial output. SO signals the end of the data out sequence. VDD 1, 7 I Supply voltage for both analog and digital circuits. Detailed Description The sensor consists of 512 photodiodes arranged in a linear array. Light energy impinging on a photodiode generates photocurrent, which is integrated by the active integration circuitry associated with that pixel. During the integration period, a sampling capacitor connects to the output of the integrator through an analog switch. The amount of charge accumulated at each pixel is directly proportional to the light intensity and the integration time. The integration time is the interval between two consecutive output periods. The output and reset of the integrators is controlled by a 512-bit shift register and reset logic. An output cycle is initiated by clocking in a logic 1 on SI for one positive going clock edge (see Figures1 and 2)†. As the SI pulse is clocked through the 512-bit shift register, the charge on the sampling capacitor of each pixel is sequentially connected to a charge-coupled output amplifier that generates a voltage output, AO. When the bit position goes low, the pixel integrator is reset. On the 513th clock rising edge, the SI pulse is clocked out of the shift register and the output assumes a high-impedance state. Note that this 513th clock pulse is required to terminate the output of the 512th pixel and return the internal logic to a known state. A subsequent SI pulse can be presented as early as the 514th clock pulse, thereby initiating another pixel output cycle. The voltage developed at analog output (AO) is given by: Vout = Vdrk + (Re) (Ee) (tint) where: Vout is the analog output voltage for white condition Vdrk is the analog output voltage for dark condition Re is the device responsivity for a given wavelength of light given in V/( μJ/cm2) Ee is the incident irradiance in μW/cm2 tint is integration time in seconds AO is driven by a source follower with an internal 330- Ω pulldown resistor (no external resistor is required). The output is nominally 0 V for no light input, 2 V for normal white-level, and 3.4 V for saturation light level. When the device is not in the output phase, AO is in a high impedance state. A 0.1 μF bypass capacitor should be connected between VDD and ground as close as possible to the device. † For proper operation, after meeting the minimum hold time condition, SI must go low before the next rising edge of the clock. |
类似零件编号 - TSL208R |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |